Please use this identifier to cite or link to this item:
https://hdl.handle.net/10316/102728
Title: | Configurable M-factor VLSI DVB-S2 LDPC decoder architecture with optimized memory tiling design | Authors: | Falcao, Gabriel Gomes, Marco Silva, Vítor Sousa, Leonel Cacheira, João |
Keywords: | LDPC decoding; DVB-S2; VLSI; ASIC; memory tiling; semi-parallel architecture; M-factorizable architecture; Low-power consumption; high-throughput | Issue Date: | 2012 | Project: | FCT - SFRH/BD/37495/2007 FCT - SFRH/BD/38338/2007 FCT - project PEst-OE/EEI/LA0008/2011 |
metadata.degois.publication.title: | Eurasip Journal on Wireless Communications and Networking | metadata.degois.publication.volume: | 2012 | metadata.degois.publication.issue: | 1 | Abstract: | Semi-parallel architectures for decoding Digital Video Broadcasting-Satellite 2 (DVB-S2) Low-Density Parity-Check (LDPC) codes have improved Very Large Scale Integration (VLSI) solutions, but their design is challenging from several perspectives. In order to conveniently exploit parallelism for obtaining VLSI LDPC decoders that occupy small circuit areas and demand low power consumption, we propose in this article a novel ASIC reconfigurable approach that exploits efficiently the memory block reshaping required to use a reduced number of processor nodes. We exploit different memory tiling configurations to reduce the memory area about 20%. The proposed architecture was synthesized for a 90 nm process design with a variable number of processor nodes and a competitive circuit area of 6.2 mm2 was achieved. The operating frequency simultaneously guarantees throughputs superior to 90 Mbps, as required by DVB-S2, and low levels of power consumption | URI: | https://hdl.handle.net/10316/102728 | ISSN: | 1687-1499 | DOI: | 10.1186/1687-1499-2012-98 | Rights: | openAccess |
Appears in Collections: | I&D IT - Artigos em Revistas Internacionais FCTUC Eng.Electrotécnica - Artigos em Revistas Internacionais |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Configurable-Mfactor-VLSI-DVBS2-LDPC-decoder-architecture-with-optimized-memory-tiling-designEurasip-Journal-on-Wireless-Communications-and-Networking.pdf | 760.79 kB | Adobe PDF | View/Open |
SCOPUSTM
Citations
4
checked on Oct 28, 2024
WEB OF SCIENCETM
Citations
3
checked on Oct 2, 2024
Page view(s)
99
checked on Oct 29, 2024
Download(s)
49
checked on Oct 29, 2024
Google ScholarTM
Check
Altmetric
Altmetric
This item is licensed under a Creative Commons License